

# Octal 10/100 Fast Ethernet Transceiver

#### **Features**

- Integrates eight-port 10Base-T, and 100Base-TX in a single chip
- Supports auto MDIX function and auto-negotiation
- Flexible functional configuration through either pin setting or register programming
- Supports RMII /SS-SMII interfaces
- Supports BaseLine Wander (BLW) compensation
- Provides direct drive mode and serial data latch LED display mode
- Embeds DSP-based PHY Transceiver technology to improve the cable driving performance
- Adjustable current driving capabilities
- Provides power-on LED diagnostic function
- Power supply: Selectable 3.3V/1.8V for I/O 1.8V power supply for core
- Supports Automatic Power Saving (APS) Mode
- Requires only one external clock source
- 0.18u CMOS technology
- 128Pin PQFP package
- Support Lead Free package (Please refer to the Order Information)

### **General description**

The IP108 LF is a highly integrated octal PHY transceiver for 10Base-T, 100Base-TX Fast Ethernet applications. This device is implemented with advanced 0.18um CMOS process technology for low power consumption. For the high port count switch design such as 16 or 24 or 32-port, the IP108 LF can simplify the system design and ensure the targeted performance.

The IP108 LF can be programmed to operate in various modes through either hardware (hardware strapping pin) or software control (registers setting via SMI). It also supports RMII/SS-SMII by setting the external hardware strapping pins during power-on reset.

The IP108 LF contains eight independent 10/100M PHY Transceiver and includes encoder, decoder, line driver, ADC, DAC, DSP and PLL circuits for each port. The IP108 LF enters the Automatic Power Saving Mode to lower the power consumption once the link partner is disconnected. The IP108 LF just needs an external OSC or crystal as the clock source, simplifying the system design. Besides the features described above, the driving capability of IP108 LF can be trimmed to minimize the EMI effect by the advanced slew rate control technology.



# **Contents**

| Fea  | tures                                                     | 1   |
|------|-----------------------------------------------------------|-----|
| Gen  | eral description                                          | 1   |
| Con  | tents                                                     | 2   |
| Rev  | ision History                                             | 4   |
| Bloc | k diagram                                                 | 5   |
|      | Assignment                                                |     |
|      | Description                                               |     |
| 1    | Pin description                                           |     |
| Pin  | Description (continued)                                   |     |
|      | description (continued)                                   |     |
|      | description (continued)                                   |     |
|      | description (continued)                                   |     |
| 2    | Registers Description                                     |     |
| _    | Register0: Control Register                               |     |
|      | Register1: Status Register                                |     |
|      | Register2: PHY Identifier 1 Register                      |     |
|      | Register3: PHY Identifier 2 Register                      |     |
|      | Register4: Auto-Negotiation Advertisement Register        |     |
|      | Register5: Auto-Negotiation Link Partner Ability Register | 12  |
|      | Register6: Auto-Negotiation Expansion Register            |     |
| 3    | Functional description                                    |     |
| J    | 3.1 Basic Function                                        |     |
|      | 3.1.1 Auto negotiation                                    |     |
|      | 3.1.2 4B/5B encoder                                       |     |
|      | 3.1.3 5B/4B decoder                                       |     |
|      | 3.1.4 Scrambler/ de-scrambler                             |     |
|      | 3.1.5 Serial to Parallel/ Parallel to Serial              |     |
|      | 3.1.6 Jabber                                              |     |
|      | 3.1.7 Loop back                                           |     |
|      |                                                           |     |
|      | 3.1.8 Auto MDI/MDIX                                       |     |
|      |                                                           |     |
|      | 3.2 I/O Interface                                         |     |
|      | 3.2.1 RMII Interface                                      |     |
|      | 3.2.2 SS-SMII Interface (Source Synchronous SMII)         |     |
|      | 3.2.3 SMI (Serial Management interface)                   | 23  |
|      | 3.2.4 Guideline for the connection to a transformer       |     |
|      | 3.3 Pin Setting for LED mode and driving capability       |     |
|      | 3.3.1 LED Mode Settings                                   |     |
|      | 3.3.2 LED blinking setting time                           |     |
|      | 3.3.3 Serial stream sequence                              |     |
|      | 3.3.4 Bi-color Configuration                              |     |
|      | 3.3.5 LED direct drive mode configuration                 |     |
| _    | 3.3.6 Pin setting for I/O characteristics                 |     |
| Ope  | erational Description                                     | .29 |
|      | 4.1 Resetting the IP108 LF                                | 29  |
|      | 4.2 Transmit Function and Receive Function                |     |
| 4    | Layout guideline                                          | .30 |
|      | 5.1 General Layout Guideline                              |     |
|      | 5.2 Twisted Pair layout guideline                         |     |
|      | 5.3 RMII layout guideline                                 |     |
|      | 5.4 SS-SMI layout guideline                               |     |
|      | 5.5 Power filter recommendation                           |     |
|      | 5.6 MDC and MDIO recommendation                           | 31  |





| 6 | Electrical Characteristics  | 32 |
|---|-----------------------------|----|
|   | 6.1 Absolute Maximum Rating |    |
|   | 6.2 AC Characteristics      |    |
|   | 6.3 DC Characteristics      |    |
| 7 | Order Information           |    |
|   | Parkana Datail              | 36 |



# **Revision History**

| Revision #      | Change Description                                                                                                                                                                                                                   |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IP108 LF-DS-R01 | Initial release.                                                                                                                                                                                                                     |
| IP108 LF-DS-R02 | Modify the pin diagram. Modify the pin description of REFCLK.                                                                                                                                                                        |
| IP108 LF-DS-R03 | Modify the I/O driving capability table for RMII/SS-SMII.                                                                                                                                                                            |
| IP108 LF-DS-R04 | Add the order information for lead free package.                                                                                                                                                                                     |
| IP108 LF-DS-R05 | <ul><li>1.Modify the pin diagram, SS-SMII/RMII pins description, the default value of the latch in pins, function description, and LED mode description.</li><li>2.Modify Both RMII and SS-SMII output driving capability.</li></ul> |
| IP108 LF-DS-R06 | Remove failure function.                                                                                                                                                                                                             |
| IP108 LF-DS-R07 | Revise the pin description.                                                                                                                                                                                                          |
| IP108 LF-DS-R08 | Revise the pin description.                                                                                                                                                                                                          |
| IP108 LF-DS-R09 | Revise the Register 0 description. Modify SS-SMII AC characteristics.                                                                                                                                                                |



## **Block diagram**





## **Pin Assignment**





# **Pin Description**

A: analog D: digital I: inputO: output

VDD: power source

VSS: power ground C: core IO: I/O pad

#### Pin description 1

| Pin no.                                                                        | Pin name      | Туре       | Description                         |
|--------------------------------------------------------------------------------|---------------|------------|-------------------------------------|
| Power and                                                                      | d Ground Pins |            |                                     |
| 71, 89,<br>103                                                                 | VDDC          | VDD,<br>C  | 1.8V power for digital core         |
| 57, 79,<br>117,                                                                | VDDIO         | VDD,<br>IO | 3.3V or 1.8V power for digital I/O. |
| 4, 5, 11,<br>12, 18, 19,<br>25, 26, 32,<br>33, 39, 40,<br>46, 119,<br>125, 126 | AVDD          | VDD,<br>A  | 1.8V power for analog circuit       |
| 58, 72, 82,<br>90, 104,<br>111                                                 | VSS           | VSS,<br>D  | Digital Ground                      |
| 1, 8, 15,<br>22, 29, 36,<br>43, 122                                            | AVSS          | VSS,<br>A  | Analog Ground                       |



# Pin Description (continued)

| Pin no.                                | Pin name            | Туре                                                                                                                                                                                                                                         | Description                                                                                                                                                                                                                                                                                                                                               |  |  |  |
|----------------------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                                        | MII Interface Pins  | - , , , ,                                                                                                                                                                                                                                    | = 222.1 <b>p.113</b> .1                                                                                                                                                                                                                                                                                                                                   |  |  |  |
|                                        | P7TXD0-P0TXD0       | I                                                                                                                                                                                                                                            | TXD bit 0. These TXD bits are driven from the MAC to the PHY. These signals are synchrous to REFCLK in RMII mode and synchronous to TXCLK in SS-SMII mode.                                                                                                                                                                                                |  |  |  |
|                                        |                     | When set to RMII mode, the MAC sends the data sync the REFCLK. When running at 100Mbps speed, the I the TXD at each REFCLK cycle. When running at 10M the MAC will keep the TXD unchanged during each to cycles to form a transmit data bit. |                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
|                                        |                     |                                                                                                                                                                                                                                              | When set to SS-SMII mode, the MAC sends 10-bit length frame, which is synchronous to TXCLK, starting with SYNC setting to high. When running at 100Mps speed, the MAC sends 10-bit TXD frame to represent one byte data. The MAC repeats the frame 10 times to form one byte data when running at 10Mbps speed.                                           |  |  |  |
| 54, 62, 68,<br>76, 86, 94,<br>100, 108 | P7TXD1-P0TXD1       | I                                                                                                                                                                                                                                            | TXD bit 1. These TXD bits are driven from the MAC to the PHY and are synchronous to REFCLK in RMII mode. These pins are not used for SS-SMII and must be pulled high or pulled down.                                                                                                                                                                      |  |  |  |
| 52, 60, 66,<br>74, 84, 92,<br>98, 106  | P7RXD0-P0RXD0       | 0                                                                                                                                                                                                                                            | RXD bit 0. These RXD data bits are driven from the PHY to the MAC. These signals are synchronous to REFCLK in RMII mode and synchronous to RXCLK in SS-SMII mode.                                                                                                                                                                                         |  |  |  |
|                                        |                     |                                                                                                                                                                                                                                              | When set to RMII mode, the IP108 LF sends the data synchronous to the REFCLK. When running at 100Mbps speed, the IP108 LF drives the RXD at each REFCLK cycle. When set to 10Mbps speed, the MAC will keep the RXD unchanged during each ten REFCLK cycles to form a receive data bit.                                                                    |  |  |  |
|                                        |                     |                                                                                                                                                                                                                                              | When set to SS-SMII mode, the IP108 LF sends 10-bit length frame, which is synchronous to the RXCLK, starting with SYNC setting to high. When operating at 100Mps speed, the IP108 LF sends 10-bit RXD frame at each RXCLK edge to represent one byte data. The IP108 LF repeats the frame 10 times to form one byte data when operating at 10Mbps speed. |  |  |  |
| 51, 59, 65,<br>73, 83, 91,<br>97, 105  | P7RXD1-P0RXD1       | 0                                                                                                                                                                                                                                            | RXD bit 1. These RXD data bits are driven from the PHY to the MAC and synchrous to REFCLK in RMII mode. These signals are meaningless in SS-SMII mode.                                                                                                                                                                                                    |  |  |  |
| 56, 64, 70,<br>78, 88, 96,<br>102, 110 | P7TXEN-P0TXEN       | I                                                                                                                                                                                                                                            | These signals transition synchronously at REFCLK clock edge in RMII mode. The TXEN assertion means that the valid TXD data frame is present on the TXD bus.  These pins are not used for SS-SMII and should be either pulled down or pulled up by a resistor.                                                                                             |  |  |  |
|                                        | P7CRSDV-<br>P0CRSDV | 0                                                                                                                                                                                                                                            | These signals transition synchronously at the REFCLK edge in RMII mode. The CRSDV assertion means that RXD data frame is valid. These pins are not used for SS-SMII mode.                                                                                                                                                                                 |  |  |  |
| 78                                     | TXCLK               | I                                                                                                                                                                                                                                            | In SS-SMII mode. this pin is used as TXCLK. which is a 125MHz                                                                                                                                                                                                                                                                                             |  |  |  |





|    |        |   | clock input to the PHY.                                                                                      |
|----|--------|---|--------------------------------------------------------------------------------------------------------------|
| 75 | RXCLK  | 0 | In SS-SMII mode, this pin is used as RXCLK, which is a 125MHz clock input to the MAC.                        |
| 80 | TXSYNC | I | This signal is used to delimit a frame of 10 bits to form one byte. The TXSYNC is used in SS-SMII mode only. |
| 81 | RXSYNC | 0 | This signal is used to delimit a frame of 10 bits to form one byte data, The RXSYNC is used in SS-SMII mode. |



# Pin description (continued)

| Pin no.   | Pin name           | Туре        | Description                                                                                                                                                                                                         | Default |
|-----------|--------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| Latched T | ype Input Setting  |             |                                                                                                                                                                                                                     |         |
| 49, 50    | LEDMODE [1:0]      | IPL         | These pins are used to select LED display mode upon power on reset.                                                                                                                                                 | 00      |
|           |                    |             | LEDMODE[1:0] Meaning                                                                                                                                                                                                |         |
|           |                    |             | 00 3-bit serial mode                                                                                                                                                                                                |         |
|           |                    |             | 01 2-bit serial mode                                                                                                                                                                                                |         |
|           |                    |             | 10 3-bit bi-color serial mode                                                                                                                                                                                       |         |
|           |                    |             | 11 Mono color direct mode                                                                                                                                                                                           |         |
|           |                    |             | Please refer to the LED section for the detailed information.                                                                                                                                                       |         |
| 51        | 10M_POWER_S<br>AVE | IPH         | This pin is latched upon power-on reset, and used to enable power saving mode in 10BASE mode.  1: IP108 LF support power saving mode in 10BASE mode  0: IP108 LF does not support power saving mode in 10BASE mode. | 1       |
| 59        | DISBNK             | IPL         | Disable blinking function upon power on reset  1 = disable blinking D=enable blinking                                                                                                                               |         |
| 65        | LED_BLK_TIME       | IPH         | This pin is used to set the blinking time of LED indicator. 1=40ms 0=120ms                                                                                                                                          | 1       |
| 61,53     | Mode [1:0]         | IPH         | These pins are used to decide what operating mode is selected.  Mode[1:0] MODE  11 RMII 01 SS-SMII                                                                                                                  | 11      |
| 67        | TP_PAUSE           | IPH         | Flow control function for TP cable 1=enable flow control 0= disable flow control                                                                                                                                    | 1       |
| 81        | RPT_MODE           | IPL         | This pin is latched upon power on reset and used to set the IP108LF as a repeater. This pin should be set to one by external pulled up 4.7Kohm resistor.                                                            | 0       |
| 73, 83    | PHY_ADDR [4:3]     | IPL,IP<br>H | These two pins will be latched to set the highest 2 bits of 5 bits PHY address upon power on reset                                                                                                                  | 01      |
| 91        | TEST_MODE#         | IPH         | This pin is latched to set the operating mode upon power on reset 1=Normal mode 0=Testing mode                                                                                                                      | 1       |
| 92        | APS_EN#            | IPL         | This pin is latched upon power on reset and used to enable the IP108 LF APS mode or not.                                                                                                                            | 0       |



| 106    | SLEW_RATE    | IPH | I/O slew rate selection. 0: Slow; 1: Fast | 1  |
|--------|--------------|-----|-------------------------------------------|----|
| 99,107 | Reserve pins |     | These pins are internal use               | 00 |



# Pin description (continued)

| Pin no.                                     | Pin name       | Туре | Description                                                                                                                                           | Default |  |
|---------------------------------------------|----------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|
| Latched Type Input Setting Pins (continued) |                |      |                                                                                                                                                       |         |  |
| 52, 60,                                     | IO_DRIVE [1:0] | IPL  | These 2 pins are latched upon power on reset and used to control I/O output driving capability Please refer to the section of I/O driving capability. | 00      |  |



# Pin description (continued)

| Pin no.                                | Pin name               | Туре | Description                                                                                                                                                                                                                                                               |  |  |  |
|----------------------------------------|------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Crystal an                             | Crystal and Clock Pins |      |                                                                                                                                                                                                                                                                           |  |  |  |
| 47                                     | RESET#                 | I    | Reset is an active low signal and should be kept low for at least 1ms.                                                                                                                                                                                                    |  |  |  |
| 48                                     | REFCLK                 | I/O  | If x1 is active, the REFCLK will output 50Mhz clock.  If x1 is inactive (pulled down), the REFCLK should be either 50Mhz or 125Mhz clock input, depending on the operating mode. 50Mhz 100ppm input for RMII  This pin should be connected to GND in SS-SMII application. |  |  |  |
| 114                                    | X1                     | ļ    | 25Mhz crystal or OSC input pin                                                                                                                                                                                                                                            |  |  |  |
| 115                                    | X2                     | 0    | 25Mhz crystal x2                                                                                                                                                                                                                                                          |  |  |  |
| Reference                              | Pins                   |      |                                                                                                                                                                                                                                                                           |  |  |  |
| 118                                    | IBREF                  | Α    | This pin must be connected to analog ground through 6.19k resister for internal circuit use.                                                                                                                                                                              |  |  |  |
| 116                                    | VCTRL                  | 0    | This pin is used to control the base of a PNP transistor to produce a 1.8V voltage for the power supply.                                                                                                                                                                  |  |  |  |
| SMI Interfa                            | ace Pins               |      |                                                                                                                                                                                                                                                                           |  |  |  |
| 112                                    | MDIO                   | I/O  | The MAC access to MII registers of the PHY through both MDIC pin and MDC pin. This pin should be kept at tri-state at leas 700us after the reset completes. The MDIO must be pulled high by an external 1.5K resistor.                                                    |  |  |  |
| 113                                    | MDC                    | I    | This pin should be kept at tri-state at least 700us after the reset completes. The MDC is sourced by the MAC, ranging from 0 to 25Mhz clock.                                                                                                                              |  |  |  |
| LED Conti                              | rol Pins               |      |                                                                                                                                                                                                                                                                           |  |  |  |
| 49                                     | LEDDATA                | 0    | This is a serial bit stream output pin for LED display. Its data format depends on LED mode settings.                                                                                                                                                                     |  |  |  |
| 50                                     | LEDCLK                 | 0    | This is a clock output pin for LED display. It is used to sample serial stream data.                                                                                                                                                                                      |  |  |  |
| Media dep                              | endent pins            |      |                                                                                                                                                                                                                                                                           |  |  |  |
| 123,128,<br>9, 14, 23,<br>28, 37, 42,  | P0TXOP-P7TXOP          | A, O | These are positive transmit differential pair used for 10Base-T, 100Base-TX.                                                                                                                                                                                              |  |  |  |
| 124,127,<br>10, 13, 24,<br>27, 38, 41, | P0TXON-P7TXON          | A, O | These are negative transmit differential pair used for 10Base-T, 100Base-TX.                                                                                                                                                                                              |  |  |  |
| 121,2, 7,<br>16, 21, 30,<br>35, 44,    | PORXIP-P7RXIP          | A, I | These are positive receive differential pair used for 10Base-T, 100Base-TX.                                                                                                                                                                                               |  |  |  |
| 120,3, 6,<br>17, 20, 31,<br>34, 45,    | P0RXIN-P7RXIN          | A, I | These are negative receive differential pair used for 10Base-T, 100Base-TX.                                                                                                                                                                                               |  |  |  |



# 2 Registers Description

The first six registers of the MII registers are defined by the MII specification

| Register | Description                                    |
|----------|------------------------------------------------|
| 0        | Control Register                               |
| 1        | Status Register                                |
| 2        | PHY Identifier 1 Register                      |
| 3        | PHY Identifier 2 Register                      |
| 4        | Auto-Negotiation Advertisement Register        |
| 5        | Auto-Negotiation Link Partner Ability Register |
| 6        | Auto-Negotiation Expansion Registers           |

RO: Read Only LH: Latch High until cleared

RW: Read/Write SC: Self Clearing

LL: Latch Low until cleared



## Register0: Control Register

| Reg.bit | Name                        | Description                                                                                                                                                                                                                                                   | Mode  | Default |
|---------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------|
| 0.[15]  | Reset                       | 1=PHY reset. This bit is self-clearing.                                                                                                                                                                                                                       | RW/SC | 0       |
| 0.[14]  | Loopback                    | 1=Enable loopback. This will loopback TXD to RXD internally 0=Normal operation.                                                                                                                                                                               | RW    | 0       |
| 0.[13]  | Spd_Sel                     | Speed select: 1=100Mbps 0=10Mbps When the auto-negotiation is disabled, this bit can set the link speed. When the auto-negotiation is enabled, this bit is meaningless and affects no function even though it can be accessed.                                | RW    |         |
| 0.[12]  | Auto Negotiation<br>Enable  | 1 = Enable auto-negotiation process.     0 = Disable auto-negotiation process.  This bit can be set through SMI.(Read/Write)                                                                                                                                  | RW    | 1       |
| 0.[11]  | Power Down                  | 1=Power down. All functions will be disabled except SMI .read/write function. 0=Normal operation.                                                                                                                                                             | RW    | 0       |
| 0.[10]  | Isolate                     | 1 = Electrically isolate the PHY from RMII/SMII/SS-SMII. PHY is still able to respond to MDC/MDIO. 0 = Normal operation                                                                                                                                       | RW    | 0       |
| 0.[9]   | Restart Auto<br>Negotiation | 1=Restart Auto-Negotiation process. 0=Normal operation.                                                                                                                                                                                                       | RW/SC | 0       |
| 0.[8]   | Duplex Mode                 | Duplex mode: 1=Full duplex operation. 0=Half duplex operation. When the auto-negotiation is disabled, this bit can set the duplex mode. When the auto-negotiation is enabled, this bit is meaningless and affects no function even though it can be accessed. | RW    |         |
| 0.[7:0] | Reserved                    |                                                                                                                                                                                                                                                               |       | 0       |

<sup>\*</sup>SMI: Serial Management Interface, which is composed of MDC,MDIO, allows the MAC to manage the PHY.



# Register1: Status Register

| Reg.bit  | Name                        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Mode  | Default |
|----------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------|
| 1.[15]   | 100Base_T4                  | 0 = no 100Base-T4 capability.                                                                                                                                                                                                                                                                                                                                                                                                                                                       | RO    | 0       |
| 1.[14]   | 100Base_TX_FD               | 1=100Base-TX full duplex capable. D=not 100Base-TX full duplex capable.                                                                                                                                                                                                                                                                                                                                                                                                             |       | 1       |
| 1.[13]   | 100Base_TX_HD               | 1=100Base-TX half duplex capable. 0=not 100Base-TX half duplex capable.                                                                                                                                                                                                                                                                                                                                                                                                             | RO    | 1       |
| 1.[12]   | 10Base_T_FD                 | 1=10Base-TX full duplex capable.<br>0=not 10Base-TX full duplex capable.                                                                                                                                                                                                                                                                                                                                                                                                            | RO    | 1       |
| 1.[11]   | 10Base_T_HD                 | 1=10Base-TX half duplex capable.<br>0=not 10Base-TX half duplex capable.                                                                                                                                                                                                                                                                                                                                                                                                            | RO    | 1       |
| 1.[10:7] | Reserved                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | RO    | 0       |
| 1.[6]    | MF Preamble<br>Suppression  | The IP108 LF will accept management frames with preamble suppressed. IP108 LF accepts management frame without preamble. Minimum of 32 preamble bits are required for the first SMI read/write transaction after reset. One idle bit is required between any two management transactions (as defined in IEEE802.3u spec).                                                                                                                                                           | RO    | 1       |
| 1.[5]    | Auto-negotiate<br>Complete  | 1=Auto-negotiation process completed. Reg.4,5 are valid if this bit is set. 0=Auto-negotiation process not completed.                                                                                                                                                                                                                                                                                                                                                               | RO    | 0       |
| 1.[4]    | Remote Fault                | 1=Remote fault condition detected. 0=No remote fault.                                                                                                                                                                                                                                                                                                                                                                                                                               | RO/LH | 0       |
| 1.[3]    | Auto-Negotiation<br>Ability | 1= auto-negotiation capable. (permanently =1) 0=Without auto-negotiation capability.                                                                                                                                                                                                                                                                                                                                                                                                | RO    | 1       |
| 1.[2]    | Link Status                 | 1=Link has never failed since previous read. 0=Link has failed since previous read. If link fails, this bit will be set to 0 until bit is read.                                                                                                                                                                                                                                                                                                                                     | RO/LL | 0       |
| 1.[1]    | Jabber Detect               | 1=Jabber detected. 0=No Jabber detected. The jabber function is disabled in 100Base-X mode. Jabber is supported only in 10Base-T mode. Jabber occurs when a predefined excessive long packet is detected for 10Base-T. When the duration of TXEN exceeds the jabber timer (21ms),the transmit and loopback functions will be disabled and the COL LED starts blinking. After TXEN goes low for more than 500 ms, the transmitter will be re-enabled and the COL LED stops blinking. | RO/LH | 0       |
| 1.[0]    | Extended Capability         | 1=Extended register capable. 0=Not extended register capable. (permanently =1)                                                                                                                                                                                                                                                                                                                                                                                                      | RO    | 1       |



# Register2: PHY Identifier 1 Register

| Reg.bit  | Name | Description                                                                                                             |    | Default |
|----------|------|-------------------------------------------------------------------------------------------------------------------------|----|---------|
| 2.[15:0] | OUI  | Composed of the 3 <sup>rd</sup> to 18 <sup>th</sup> bits of the Organizationally Unique Identifier (OUI), respectively. | RO | 0243 h  |

# Register3: PHY Identifier 2 Register

| Reg.bit   | Name                                                 | Description                                                                |    | Default |
|-----------|------------------------------------------------------|----------------------------------------------------------------------------|----|---------|
| 3.[15:10] | OUI                                                  | Assigned to the 19 <sup>th</sup> through 24 <sup>th</sup> bits of the OUI. | RO | 000011b |
| 3.[9:4]   | Model Number                                         | Manufacturer's model number 18h.                                           |    | 011000b |
| 3.[3:0]   | Revision Number   Manufacturer's revision number 00. |                                                                            | RO | 0000 b  |

# Register4: Auto-Negotiation Advertisement Register

| Reg.bit   | Name           | Description                                                                                | Mode | Default |
|-----------|----------------|--------------------------------------------------------------------------------------------|------|---------|
| 4.[15]    | Next Page      | 0=Next Page disabled. (Permanently =0)                                                     | RO   | 0       |
| 4.[14]    | Reserved       |                                                                                            | RO   | 0       |
| 4.[13]    | Remote Fault   | 1=Advertises that IP108 LF has detected a remote fault. 0=No remote fault detected.        | RW   | 0       |
| 4.[12:11] | Reserved       |                                                                                            | RO   | 0       |
| 4.[10]    | Pause          | 1=Advertises that IP108 LF has flow control capability. 0=Without flow control capability. | RW   | 0       |
| 4.[9]     | 100Base-T4     | Technology not supported. (Permanently =0)                                                 | RO   | 0       |
| 4.[8]     | 100Base-TX-FD  | 1=100Base-TX full duplex capable. 0=Not 100Base-TX full duplex capable.                    | RW   | 1       |
| 4.[7]     | 100Base-TX     | 1=100Base-TX half duplex capable. 0=Not 100Base-TX half duplex capable.                    | RW   | 1       |
| 4.[6]     | 10Base-T-FD    | 1=10Base-TX full duplex capable.<br>0=Not 10Base-TX full duplex capable.                   | RW   | 1       |
| 4.[5]     | 10Base-T       | 1=10Base-TX half duplex capable. 0=Not 10Base-TX half duplex capable.                      | RW   | 1       |
| 4.[4:0]   | Selector Field | [00001]=IEEE802.3                                                                          | RO   | 00001   |



# Register5: Auto-Negotiation Link Partner Ability Register

| Reg.bit   | Name           | Description                                                                                                                                                                                                                                                     | Mode | Default |
|-----------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|
| 5.[15]    | Next Page      | 1=Link partner desires Next Page transfer. 0=Link partner does not desire Next Page transfer.                                                                                                                                                                   | RO   | 0       |
| 5.[14]    | Acknowledge    | 1=Link Partner acknowledges reception of FLP words.<br>0=Not acknowledged by Link Partner.                                                                                                                                                                      | RO   | 0       |
| 5.[13]    | Remote Fault   | 1=Remote Fault indicated by Link Partner. 0=No remote fault indicated by Link Partner.                                                                                                                                                                          | RO   | 0       |
| 5.[12:11] | Reserved       |                                                                                                                                                                                                                                                                 | RO   | 0       |
| 5.[10]    | Pause          | 1=Flow control supported by Link Partner. D=No flow control supported by Link Partner. When the auto-negotiation is enabled, this bit reflects ink partner ability. (read only) When the auto-negotiation is disabled, this bit can be set by SMI. (read/write) |      | 0       |
| 5.[9]     | 100Base-T4     | 1=100Base-T4 supported by Link Partner. 0=100Base-T4 not supported by Link Partner.                                                                                                                                                                             | RO   | 0       |
| 5.[8]     | 100Base-TX-FD  | 1=100Base-TX full duplex supported by Link Partner. 0=100Base-TX full duplex not supported by Link Partner.                                                                                                                                                     |      | 0       |
| 5.[7]     | 100Base-TX     | 1=100Base-TX half duplex supported by Link Partner.<br>0=100Base-TX half duplex not supported by Link<br>Partner.                                                                                                                                               | RO   | 0       |
| 5.[6]     | 10Base-T-FD    | 1=10Base-TX full duplex supported by Link Partner. 0=10Base-TX full duplex not supported by Link Partner. When the auto-negotiation is disabled, this bit is set when Reg.0.13=0 and Reg.0.8=1.                                                                 |      | 0       |
| 5.[5]     | 10Base-T       | 1=10Base-TX half duplex supported by Link Partner.<br>0=10Base-TX half duplex not supported by Link Partner.<br>When the auto-negotiation disabled, this bit is set when<br>Reg.0.13=0,and<br>Reg.0.8=0.                                                        | RO   | 0       |
| 5.[4:0]   | Selector Field | [00001]=IEEE802.3                                                                                                                                                                                                                                               | RO   | 00001   |



# Register6: Auto-Negotiation Expansion Register

| Reg.bit  | Name                                     | Description                                                                                                                           | Mode  | Default             |
|----------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------|---------------------|
| 6.[15:5] | Reserved                                 |                                                                                                                                       | RO    | 0                   |
| 6.[4]    | Parallel Detection<br>Fault              | 1=A fault has been detected via the Parallel Detection function. 0=A fault has not been detected via the Parallel Detection function. |       | 0                   |
| 6.[3]    | Link Partner Next<br>Page Able           | 1= Link Partner is Next Page able.<br>0= Link Partner is not Next Page able. (permanently=0)                                          |       | 0                   |
| 6.[2]    | Local Next Page<br>Able                  | 1= IP108 LF is Next Page able.<br>0= IP108 LF is not Next Page able.                                                                  | RO    | 0                   |
| 6.[1]    | Page Received                            | 1= A New Page has been received.<br>0= A New Page has not been received.                                                              | RO/LH | 0                   |
| 6.[0]    | Link Partner<br>Auto-Negotiation<br>Able | If Nway is enabled, this bit means: 1= Link Partner is Auto-Negotiation able. 0= Link Partner is not Auto-Negotiation able.           | RO    | 0(Nway<br>disabled) |



## 3 Functional description

#### 3.1 Basic Function

#### 3.1.1 Auto negotiation

The IP108 LF provides auto negotiation function to determine the highest ability between two linked devices.

In addition, the parallel detection is also supported for making a decision on the link partner's ability which can not be determined through the auto-negotiation.

#### 3.1.2 4B/5B encoder

The 4B/5B encoder converts the nibble data to 5-bit code group.

The 4B/5B encoder operates on 4-bit nibble and is independent of code group boundary. This encoding method is as following: All combinations of the 4-bit nibble are mapped to 5-bit code groups, plus control code groups, are implemented for a 100Mpbs operation at RMII/SS-SMII side and 125Mbps on physical medium. When the MII transmitter is enabled, the 4B data from the MII port is encoded into 5B code-groups. The transmit data is packaged by J/K codes at start of packet and by T/R codes at end of packet. When transmit error occurs during the transmitting process, the H code is sent to the medium. The idle code is sent between the gap of two packets.

#### 3.1.3 5B/4B decoder

Performing the reverse process of the 4B/5B encoder, the 5B/4B decoder decodes the received code-groups. The 5bit data is decoded into 4 bit nibble data and then this decoded data is forwarded through to MII. The SSD is interpreted as the preamble and ESD and the idle codes are replaced by 0h.

#### 3.1.4 Scrambler/ de-scrambler

The repetitive patterns existing in 4B/5B encoded data will result in large RF spectrum peaks. The peak in the radiated signal is reduced significantly by scrambling the transmit signal. The scrambler adds a random data generator to the data signal input, reducing the repetitive data patterns. The scrambler data is de-scrambled at receiver by adding the counterpart of the random generator at the receiver side.

#### 3.1.5 Serial to Parallel/ Parallel to Serial

The parallel to serial block accepts the output of the scrambler, serializes the data, converts the data to NRZI and then shifts the data to the output. TXO pair carries differential NRZI data to MLT-3 transmitter. The serial to parallel block accepts serial data from DSP receiver, and converts them to parallel format for further operation.

#### 3.1.6 Jabber

The Jabber happens while TX\_EN is asserted more than 60ms. When this case occurs, the IP108 LF will disable transmit function and the MII Reg.1.1 is set high until the jabber disappears. The TX\_EN must be kept at low for 60ms to guarantee that this bit is cleared to zero.

### 3.1.7 Loop back

In this loop back mode, the IP108 LF allows the internal test opearation. By writing a 1 to bit14 of MII control register, IP108 LF will enter loop back mode. In this mode, the TXD data is internally transferred to RXD and the incoming packets on the cable are ignored.



#### 3.1.8 Auto MDI/MDIX

In Auto MDIX mode, the IP108 LF detects the link activity for 80-100ms to determine whether it should swap both pairs. If no link activity is detected within this time, the IP108 LF waits a random time longer than 80ms and swap transmit/receive pair.

### 3.1.9 Auto Power Saving (APS) and Power Down mode

IP108 LF implements auto power saving function for octol ports. While detecting the cable disconnection for more than 2 sec, the IP108 LF unconditionally enters auto power saving mode. It transmits normal link pulse (NLP)-like pulse on its TXOP/TXON pins every 48ms and detects the incoming signal at RXIP/RXIN pins. The incoming signal may be 100Base-TX MLT-3 idle pattern, 10Base-T link pulses or Nway's FLP (fast link pulses). While detecting any incoming signals, the IP108 LF will be waken up from the APS mode and operate in the normal mode according to the result of the link. The APS mode is enabled upon power on reset.

Setting MII Reg.0.[11] will force the IP108 LF's corresponding port entering the power down mode, turning off all function of that port except the SMI (MDC/MDIO management interface).

#### 3.2 I/O Interface

#### 3.2.1 RMII Interface

The IP108 LF is configured to RMII by setting Mode [1:0] pin upon power on reset.

For a given IP108 LF port, the RMII consists of six pins.

RXD[1:0]- di-bits(half nibble) data bus for receiver

TXD[1:0]- di-bits (half nibble) data bus for transmitter

CRS DV- receive data control signal

TX EN- transmit data control signal

When the RMII mode is enabled, the MAC will transfer the data through 2-bit TXD bus and assert TXEN synchronously based on 50Mhz reference clock. For 100Mbps operation, the TXD bus toggle at each rising edge of the REFCLK. In 10Mbps mode, these TXD data only change value once in every ten REFCLK cycles.

The receive data is driven from the IP108 LF to the switch MAC based on REFCLK clock rate. In order to synchronize to the local recovered clock, the IP108 LF receives data from the medium and buffer it in the internal FIFO. Since the recovered clock is not synchronous to the local REFCLK, the FIFO should cover the time difference within the whole packet time period.



Transmit RMII





#### Receive RMII

## 3.2.2 SS-SMII Interface (Source Synchronous SMII)

The data transfer through the SS-SMII is synchronous to both the TXCLK and the RXCLK. The TXSYNC and RXSYNC delimit the 10 bit data frame which corresponds to 8 bit data.

For the TX operation, the IP108 LF detects the TXSYNC signal at the rising edge of the TXCLK to synchronize the internal state machine. Upon detecting the high state of the TXSYNC, the IP108 LF will recongnize the data present at TXD[0] as TX-ER, followed by TXEN and finally 8-port transmit data. Only the frame in which the TXEN is sampled as "high" is recognized as a valid data field.

For the RX operation, the mechanism works in a similar way. The difference is the switch controller will recognize the first data present on RXD[0] is CRS, followed by RXDV and finally 8-port receive data. The IP108 LF set the RXDV to "1" only when the valid packet is decoded.

By using this clock scheme, SS-SMII timing constraints can be improved, although it will added side effect for additional traces carrying 125Mhz energy.

The IP108 LF is configured to SS-SMII by setting MODE [1:0] pins upon power on reset...

For a given IP108 LF port, the SS-SMII consists of six signals.

RXD[0]-one bit data for receiver

TXD[0]- one bit data for transmitter

TX SYNC- This signal is driven by MAC.

RX SYNC- This signal is driven by PHY.

TXCLK- This signal is driven by MAC

RXCLK- This signal is driven by PHY.

Note that the TXCLK, RXCLK, TX SYNC and RX SYNC pins are shared by all ports.



Transmit SS-SMII





Receive SS-SMII

| CRS | RX_DV | RXD0      | RXD1          | RXD2   | RXD3   | RXD4       | RXD5         | RXD6          | RXD7 |
|-----|-------|-----------|---------------|--------|--------|------------|--------------|---------------|------|
| Х   | 0     | RXER from | Speed         | Duplex | Link   | Jabber     | Upper Nibble | False Carrier | 1    |
|     |       | previous  | 0=10Mbps      | 0=Half | 0=Down | 0=OK       | 0=Invalid    | 0=OK          |      |
|     |       | frame     | 1=100bps      | 1=Full | 1=up   | 1=Detected | 1=Valid      | 1=Detected    |      |
| Х   | 1     |           | One byte data |        |        |            |              |               |      |

During the idle state, RX\_DV=0, the serial bits mean specified purpose.

## 3.2.3 SMI (Serial Management interface)

SMI consists of two signals, the MDC and the MDIO. Through these two pins, the switch controller can read/configure the status of the PHY. The MDC is a clock pin, ranging from DC to 25Mhz, and the MDIO is the data transffered between the switch controller the IP108 LF.

The IP108 LF also supports preamble suppression, and it allows the Switch controller to issue read/write cycle without preamble. However, 32-bit preamble is needed for first SMI cycle after power on reset.

| MII Ma | MII Management Interface For Read/Write Cycles |                       |                     |                   |                   |                         |                   |      |
|--------|------------------------------------------------|-----------------------|---------------------|-------------------|-------------------|-------------------------|-------------------|------|
|        | Preamble (32 bits)                             | Start bit<br>(2 bits) | OP Code<br>(2 bits) | PHYAD<br>(5 bits) | REGAD<br>(5 bits) | Turn Around<br>(2 bits) | Data<br>(16 bits) | Idle |
| Read   | 11                                             | 01                    | 10                  | AAAAA             | RRRRR             | Z0                      | DD                | Z*   |
| Write  | 11                                             | 01                    | 01                  | AAAAA             | RRRRR             | 10                      | DD                | Z*   |

MDIO must be pulled high by external 1.5Kresistor when bus is inactive. Z means high impedance



### 3.2.4 Guideline for the connection to a transformer



**Auto MDIX Configuration** 

TXO+/- can be connected to the pin 1/2 of RJ-45 module, and RX+/- to 3/6, The auto MDIX function is enabled upon power on reset. The Central Tap (CT pin) must be tied high (1.8V analog Voltage) and cannot be connected to ground or unconnected.

A 75 termination resistors are needed for the unused pin of RJ45, which offers balance mechanism in order to minimize common mode noise.



### 3.3 Pin Setting for LED mode and driving capability

### 3.3.1 LED Mode Settings

IP108 LF supports either serial LED status streams or parallel direct-drive schemes for LED display. The format of LED status driving modes, as shown below, are controlled by LEDMODE[1:0] pins, which are latched upon reset. All LED statuses are represented as active-low under 3 bit and 2 bit serial modes, except Link/Act whose polarity depends on Spd status in bi-color mode or those LED pins whose polarity depends on the initial setting of pin under mono color direct mode (e.g. pin51 COL/FUL LED[7]).

| LEDMODE[1:0] |  | Mode                        | Output sequences(pins) |           | ins) |
|--------------|--|-----------------------------|------------------------|-----------|------|
| 00           |  | 3-bit serial stream         | Col / Fulldup,         | Link/Act, | Spd  |
| 01           |  | 2-bit serial stream         | Spd,                   | Link/Act  |      |
| 10           |  | 3-bit for Bi-color LED      | Col / Fulldup,         | Link/Act, | Spd  |
| 11           |  | Mono-color LED direct-drive | Col / Fulldup,         | Link/Act, | Spd  |
|              |  |                             |                        |           |      |

| LED Indication | Description                                                                                                                                                                                                                                                                                                                                        |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Col / Fulldup  | Col, Full duplex Indicator. Blinking every 40 or 120ms depends on LED_BLNK_TIME setting when collision happens. Low for full duplex, and high for half duplex mode.                                                                                                                                                                                |
| Link / Act     | Link, Activity Indicator. For 3-bit serial stream mode, low for link established. For 3-bit Bi-color LED mode and 100Mb/s, the Link/Act is high for link established. For 3-bit Bi-color LED mode and 10Mb/s, the Link/Act is low for link established. The LED blinks every 40 or 120ms when the corresponding port is transmitting or receiving. |
| Spd            | Speed Indicator. Low for 100Mb/s, and high for 10Mb/s.                                                                                                                                                                                                                                                                                             |

### 3.3.2 LED blinking setting time

The IP108 LF also provides 40/120ms LED blinking time setting through LED\_BLNK\_TIME pin upon power on reset, The LED's blinking time of the Col/Fulldup and the Link/Act will change according to this pin setting.

For bi-color Link/Act/Spd, the LED blinking time is not affected by LED\_BLNK\_TIME.

### 3.3.3 Serial stream sequence

Bits stream are output sequentially from port0 to port7 .For 2-bit serial stream mode, the sequence is Spd at first and then Link/Act. For 3-bit serial stream mode, the sequence is Col/Fulldup, Link/Act, then Spd.





**Exteranl TTL for 3 Bit Serial Stream LED Mode** 



### 3.3.4 Bi-color Configuration



| Spd | Link/Act | LED indication   | Bi-color state |  |
|-----|----------|------------------|----------------|--|
| 0   | 0        | No link          | None           |  |
| 0   | 1        | 100Mbps and Link | Green          |  |
| 1   | 0        | 10Mbps and Link  | Yellow         |  |

### 3.3.5 LED direct drive mode configuration

When the IP108 LF is set to LED mono color direct-drive mode, the external setting required for strapping and LED usage must be considered in order to avoid contention. Specifically, when the LED outputs are used to drive LEDs directly, the active state of each output driver is dependent on the logic level sampled by the corresponding initial setting input upon power-on reset. For example, as following figure shows, if a given initial setting input is resistively pulled high then the corresponding output will be configured as an active low driver. As the figure shown below, if a given initial setting input is resistively pulled low, the corresponding output will be configured as an active high driver. The initial setting pins should not be connected to GND or VCC directly, they must be pulled high or low through a resistor (ex  $5.1 \text{K}\Omega$ ). If no LED indications are needed, the components of the LED path (LED+510 $\Omega$ ) can be removed.



Initial Setting= logic 1 LED indication = active low



Initial Setting = logic 0 LED indication= active High



No Initial Setting LED indication = active low



| When the SS-SMII and LED mono color direct mode is used (LEDMODE[1:0]==11) |                 |      |                 |  |  |  |
|----------------------------------------------------------------------------|-----------------|------|-----------------|--|--|--|
| PIN#                                                                       | PIN NAME        | PIN# | PIN NAME        |  |  |  |
| 49                                                                         | SPD_LED [7]     | 83   | SPD_LED [3]     |  |  |  |
| 50                                                                         | LNK/ACT_LED [7] | 85   | LNK/ACT_LED [3] |  |  |  |
| 51                                                                         | COL/FUL_LED [7] | 88   | COL/FUL_LED [3  |  |  |  |
| 53                                                                         | SPD_LED [6]     | 91   | SPD_LED [2]     |  |  |  |
| 56                                                                         | LNK/ACT_LED [6] | 93   | LNK/ACT_LED [2] |  |  |  |
| 59                                                                         | COL/FUL_LED [6] | 96   | COL/FUL_LED [2] |  |  |  |
| 61                                                                         | SPD_LED [5]     | 97   | SPD_LED [1]     |  |  |  |
| 64                                                                         | LNK/ACT_LED [5] | 99   | LNK/ACT_LED [1] |  |  |  |
| 65                                                                         | COL/FUL_LED [5] | 102  | COL/FUL_LED [1] |  |  |  |
| 67                                                                         | SPD_LED [4]     | 105  | SPD_LED [0]     |  |  |  |
| 70                                                                         | LNK/ACT_LED [4] | 107  | LNK/ACT_LED [0] |  |  |  |
| 73                                                                         | COL/FUL_LED [4] | 110  | COL/FUL_LED [0] |  |  |  |

# 3.3.6 Pin setting for I/O characteristics

## Driving capability control DRIVE [1:0] for RMII/SS-SMII data pins

|                    | 1.8volt |      | 3.3volt |      |
|--------------------|---------|------|---------|------|
|                    | 00      | 2mA  | 00      | 4mA  |
| 50MHz(RMII)        | 01      | 8mA  | 01      | 2mA  |
| 301VII 12(1XIVIII) | 10      | 4mA  | 10      | 8mA  |
|                    | 11      | 4mA  | 11      | 12mA |
|                    | 00      | 12mA | 00      | 2mA  |
| 125MHz(SS-SMII)    | 01      | 4mA  | 01      | 8mA  |
| 12311112(33-31111) | 10      | 8mA  | 10      | 12mA |
|                    | 11      | 8mA  | 11      | 4mA  |

## Driving capability control DRIVE [1:0] for RMII/SS-SMII clock pins

|                    | 1.8volt |      | 3.3volt |      |
|--------------------|---------|------|---------|------|
|                    | 00      | 2mA  | 00      | 4mA  |
| 50MHz(RMII)        | 01      | 8mA  | 01      | 2mA  |
| 301VII 12(1XIVIII) | 10      | 4mA  | 10      | 8mA  |
|                    | 11      | 4mA  | 11      | 12mA |
|                    | 00      | 12mA | 00      | 4mA  |
| 125MHz(SS-SMII)    | 01      | 8mA  | 01      | 12mA |
| 123W112(00-0W11)   | 10      | 12mA | 10      | 12mA |
|                    | 11      | 12mA | 11      | 8mA  |



## **Operational Description**

### 4.1 Resetting the IP108 LF

The IP108 LF can be initialized through 3 ways, including 1: power on reset, 2:Hardware reset, 3:Software reset via setting MII register. The reset must be kept low for at least 1ms. LED will blink upon power on if DISBLINK pin is set to "low" during reset.

#### 4.2 Transmit Function and Receive Function

#### 100Base-TX Mode

While TX\_EN is asserted, the IP108 LF converts TXD data from RMII/SS-SMII interface into 5 bit code group data starting with first two code groups called SSD (J/K code groups). The data code groups following the SSD are transmitted as long as TX\_EN keeps in high state. Upon TX\_EN goes low, T/R code groups will be appended to the last data code group

During inter-packet gap, idle code groups are transmitted, keeping the signal transition for the link partner to synchronize the clock. The transmit path includes 4B/5B encode, Scrambler, parallel to serial, NRZ to NRZI encoder, NZRI to MLT-3 encoder. The scrambling technology can average signal's power energy. The wave shaping filter can reduce EMI effect.

While SSD is detected at receiver side, the TX\_DV is asserted within several bit time. The receive path includes MLT-3 to NRZI decode, NRZI to NRI decode, serial to parallel, De-scrambler, and 5B/4B decode, MII to RMII /SS-SMII conversion.

On chip PLL circuit extracted clock from the incoming data stream. This recovered 125Mhz clock is used to generate the 25Mhz RX\_CLK signal for MII interface. Active hybrid DC wander correction can compensate baseline wander, reducing the bit error rate.

#### 10Base-T Mode

Unlike the MLT-3 code used in 100 base-T mode, the IP108 LF use Manchester encoder/decoder to transmit/receive data. The Manchester code provides enough transition for the link partner to recover the clock and keeps the power energy at the allowable level.

The opeartion of 10 Base-T mode follows the 802.3 standard. Both full-duplex and half duplex modes are supported by the IP108 LF.



## 4 Layout guideline

The following sections include recommendations for the IP108 LF board layout guidelines.

- General layout guideline
- Twisted pair guideline
- RMII layout guideline
- SS-SMII layout guideline
- Power filter recommendation
- MDC and MDIO recommendation

### 5.1 General Layout Guideline

Pay attention to layout throughout entire layout process is necessary .The following guide will help the customer achieve the maximum system performance.

 Use decoupling capacitors to decouple high frequency noise between chip's power and ground, must be as close as possible to IP108 LF. (Figure1)



Figure 1

- Use guard traces around the clock trace to reduce the EMI effect.
- Avoid signals path parallel to clock signals path, such as MDC and X1signals. The clock signals will
  interfere with other parallel signals, degrading signal quality.
- Keep the clock jitter as low as possible. The clcok error should be less than 100ppm for 25/50/125Mhz
- Avoid high speed signal getting across ground gap to prevent large EMI effect
- Keep ground region as one continuous and unbroken plane
- Place a gap between the system ground and the chassis grounds
- No any ground loop exists on the chassis ground.
- Leave outer edge of PCB voided on all layer to minimize fringe effects.

#### 5.2 Twisted Pair layout guideline

When routing the TD+/- signal traces from the IP108 LF to transformer, you should keep the trace as short as possible. The termination resistors should be as close as possible to the output of the TD+/- pair of IP108 LF,The central tap of primary winding of these transformers must be connected to analog 1.8V. It is recommended that RD+/- trace pair be routed far away from the other pairs, separating individual trace from one another.

In order to prevent the PCB from the ESD damage, ilt is recommended that the traces between the phone jack and the transformer are away from other signals at leaset 80 mils, including power ground



and chassis ground. The trace between the transformer and the RJ-45 phone jack should not pass any via, minimizing the impedence matching problem.



Figure 2

## 5.3 RMII layout guideline

In RMII mode, the clock is driven by external 50Mhz clock and the data toggles at the clock edge. In order to meet timing requirement, it is recommended that reasonable series resistors are used at RMII high speed signal such as REFCLK, TX data and RX data, reducing RMII signal reflection.

### 5.4 SS-SMI layout guideline

The IP108 LF provide slew rate function to adjust rise and fall times, balancing the high frequency energy and the I/O driving capability. For long distance high frequency trace, the adjustment of driving capability may be crucial to the EMI and the system stability.

In addition, the following rules can help the designer to achieve the required performance.

- Layout the traces as short as possible to minimize the high frequency energy radiation.
- Each signal tarce should be matched by a series resistor to maintain the signal quality.
- Keep the TXD[0],TXSYNC,TX\_CLK signal traces matched in length as possible. Similarly the
  receive part behaves in the same way.

#### 5.5 Power filter recommendation

In most application system, the power quality is very important, because the device maybe very sensitive to power noise, the Bead and the capacitor are often used. The Bead can prevent the high frequency from entering the power source. The capacitor can decouple noise by passing the noise to ground. These devices can reduce the noise ineterference and enhance system performance.

The decoupling capacitor (around 0.1uf to 0.01uf) should be placed at each pair of power pins to minimize the high frequency present at the power pins. The larger value capacitors, such as 10uf, should be scattered around the chip to stabilize the power input.

#### 5.6 MDC and MDIO recommendation

In some high port count switch system, the driving source of MDC probably be routed for a long distance. For this application, the MDC can be buffered by a low slew rate driver and the trace at each driver output is terminated by a series resistor. The MDC should be kept away from other high speed signal, avoiding the interference to each other.



### 6 Electrical Characteristics

### 6.1 Absolute Maximum Rating

Permanent device damage may occur if Absolute Maximum Ratings are exceeded. Functional operation should be restricted to the conditions as specified in the Recommended Operating Conditions section. Exposure to the Absolute Maximum Conditions for extended periods may affect device reliability.

| PARA          | METER      | SYMBOL              | MIN.  | MAX.               | UNIT |
|---------------|------------|---------------------|-------|--------------------|------|
| Supply        | I/O        | V <sub>DDI/O</sub>  | - 0.5 | +3.6V              | V    |
| Voltage       | Core       | V <sub>DDCore</sub> | - 0.5 | +1.9V              | V    |
| Input Voltage | е          | V <sub>I</sub>      | - 0.5 | V <sub>DDI/O</sub> | V    |
| Output Volta  | ge         | Vo                  | - 0.5 | V <sub>DDI/O</sub> | V    |
| Storage Tem   | perature   | T <sub>STG</sub>    | -65   | +150               | °C   |
| Operation Te  | emperature | T <sub>OPT</sub>    | 0     | +70                | °C   |

Note: The maximum ratings are the limit value that must never be exceeded even for short time.

#### 6.2 AC Characteristics

### **SS-SMII** Receive Timing

| Symbol              | Description                    |      | Тур. | Max. | Unit |
|---------------------|--------------------------------|------|------|------|------|
| T <sub>Rx_Clk</sub> | Receive clock cycle time       | -    | 8    | ı    | ns   |
| $T_{RSync_D}$       | Rx_Clk to RX_Sync output delay | 0.35 |      | 3.0  | ns   |
| $T_{RData_D}$       | Rx_Clk to RXD output delay     | 0.35 | -    | 3.0  | ns   |



## **SS-SMII Transmit Timing**

| Symbol                | Description               |     | Тур. | Max. | Unit |
|-----------------------|---------------------------|-----|------|------|------|
| T <sub>Rx_Clk</sub>   | Transmit clock cycle time | -   | 8    | -    | ns   |
| T <sub>RSync_SU</sub> | Tx_Sync Set up time       | 2.0 |      |      | ns   |
| T <sub>RData_H</sub>  | Tx_Sync Hold time         | 1.0 | -    |      | ns   |
| T <sub>RData_SU</sub> | TxData Set up time        | 2.0 |      |      | ns   |
| T <sub>RData_H</sub>  | TxData Hold time          | 1.0 | -    |      | ns   |





**SS-SMII Transmit** 

## **PHY Management (MDIO) Timing**

| Symbol             | Description            |     | Тур. | Max. | Unit |
|--------------------|------------------------|-----|------|------|------|
| T <sub>ch</sub>    | MDCK High Time         |     |      |      | ns   |
| T <sub>MD_SU</sub> | MDIO set up time       | 10  | -    |      | ns   |
| T <sub>MD_H</sub>  | MDIO hold time         | 10  | ı    | -    | ns   |
| $T_{MD_{D}}$       | MDIO output delay time | 200 | -    | 210  | ns   |



**MDIO Input Cycle** 



**MDIO Output Cicle** 



### **MII Transmit Timing**

| Symbol               | Description                       |   | Тур. | Max. | Unit |
|----------------------|-----------------------------------|---|------|------|------|
| $T_TxClk$            | Transmit clock period             | - | 20   | -    | Ns   |
| $T_{TxClk\_SU}$      | MII_TXCLK to TXEN, TXD setup time | 2 | -    | -    | Ns   |
| T <sub>TxClk_H</sub> | MII_TXCLK to TXEN, TXD hold time  | 1 | -    | -    | Ns   |



## **MII Receive Timing**

| Symbol        | Description                               |   | Тур. | Max. | Unit |
|---------------|-------------------------------------------|---|------|------|------|
| $T_{RxClk}$   | Receive clock period                      | - | 20   | -    | Ns   |
| $T_{RxClk_D}$ | MII_RXCLK falling edge to RXDV, RXD Delay | 1 | -    | 4    | Ns   |



### 6.3 DC Characteristics

| PARAMETER                                   | SYMBOL          | MIN.                                                              | TYP. | MAX. | UNIT |
|---------------------------------------------|-----------------|-------------------------------------------------------------------|------|------|------|
| Output low voltage                          | $V_{OL}$        |                                                                   |      | 0.4  | V    |
| Output high voltage                         | V <sub>OH</sub> | 1.7V for 1.8V I/O supply voltage; 3V for 3.3V I/O supply voltage; |      |      | V    |
| Low level output current                    | I <sub>OL</sub> |                                                                   |      |      | mA   |
| High level output current                   | I <sub>OH</sub> |                                                                   |      |      |      |
| VDD33 supply current                        |                 |                                                                   |      |      |      |
| VDD18 supply current                        |                 |                                                                   |      |      |      |
| VDDPLL supply current                       |                 |                                                                   |      |      |      |
| Input Treshold point                        | $V_T$           | 1.46                                                              | 1.60 | 1.76 | V    |
| SS-SMII Input Low to High treshold point *1 | V <sub>T+</sub> | 1.66                                                              | 1.75 | 1.79 | V    |



| SS-SMII Input High to Low treshold point *1 | V <sub>T-</sub> | 0.93 | 1.01 | 1.06 | V         |
|---------------------------------------------|-----------------|------|------|------|-----------|
| Pull-down resistor                          | $R_{PD}$        | 51   |      | 127  | $K\Omega$ |

# 7 Order Information

| Part No. | Package     | Notice    |
|----------|-------------|-----------|
| IP108    | 128 PIN QFP | -         |
| IP108 LF | 128 PIN QFP | Lead free |

Unit: inches/mm



# 8 Package Detail

PQFP 128 (14mm x 20mm) Outline Dimensions





| Symbol | Dimen | isions In | Inches | Dime  | ensions Ir | n mm  |
|--------|-------|-----------|--------|-------|------------|-------|
| Symbol | Min.  | Nom.      | Max.   | Min.  | Nom.       | Max.  |
| A1     | 0.010 | 0.014     | 0.018  | 0.25  | 0.35       | 0.45  |
| A2     | 0.107 | 0.112     | 0.117  | 2.73  | 2.85       | 2.97  |
| b      | 0.007 | 0.009     | 0.011  | 0.17  | 0.22       | 0.27  |
| С      | 0.004 | 0.006     | 0.008  | 0.09  | 0.15       | 0.20  |
| HD     | 0.669 | 0.677     | 0.685  | 17.00 | 17.20      | 17.40 |
| D      | 0.547 | 0.551     | 0.555  | 13.90 | 14.00      | 14.10 |
| HE     | 0.906 | 0.913     | 0.921  | 23.00 | 23.20      | 23.40 |
| E      | 0.783 | 0.787     | 0.791  | 19.90 | 20.00      | 20.10 |
| е      | -     | 0.020     | -      | -     | 0.50       | -     |
| L      | 0.025 | 0.035     | 0.041  | 0.65  | 0.88       | 1.03  |
| L1     | -     | 0.063     | -      | -     | 1.60       | -     |
| у      | -     | -         | 0.004  | -     | -          | 0.10  |
| θ      | 0°    | -         | 12°    | 0°    | -          | 12°   |

#### Note

- 1. Dimension D & E do not include mold protrusion.
- Dimension B does not include dambar protrusion.
   Total in excess of the B dimension at maximum material condition.

Dambar cannot be located on the lower radius of the foot.